• 2006

Hardware Description

Built upon the functionality and the capability of the 5000P (Blackford) chipset, the X7DBE motherboard provides the performance and feature set required for dual processor-based servers with configuration options optimized for communications, presentation, storage, computation or database applications. The 5000P (Blackford) chipset supports single or dual Xeon 64-bit dual core processor(s) with front side bus speeds of up to 1.333 GHz. The chipset consists of the 5000P (Blackford) Memory Controller Hub (MCH), the Enterprise South Bridge 2 (ESB2), and the I/O subsystem (PXH). The 5000P (Blackford) MCH chipset is designed for symmetric multiprocessing across two independent front side bus interfaces. Each front side bus uses a 64-bit wide, 1333 MHz data bus that transfers data at 10.7 GB/sec. (for a total bandwidth of 21.3GB/sec.). The MCH chipset connects up to eight Fully Buffered DIMM modules, providing a total memory bandwidth of up to 32.0 GB/s. The MCH chipset also provides one x8 PCI-Express and one x4 ESI interfaces to the ESB2. In addition, the 5000P (Blackford) chipset offers a wide range of RAS features, including memory interface ECC, x4/x8 Single Device Data Correction, CRC, parity protection, memory mirroring and memory sparing.